# **Total Interconnect Solution Provider**





## **Disclaimer**

The following document has been prepared by Qualitas Semiconductor (hereinafter referred to as "the company") as background material for the company's presentation for institutional investors. This document is for informational purposes only and may not be exported, copied or redistributed to others. Your participation in the company's presentation is deemed to be an acknowledgment of the aforementioned restrictions and any violations may constitute a breach of the Financial Investment Services and Capital Markets Act.

This document contains forward-looking statements that have been individually verified. These statements pertain to matters regarding the company's future business and financial performance rather than the past, and can be identified by terminology such as "estimates", "anticipates", "plans", "expects", and "(E)". A number of factors could result in outcomes that differ from those described in these forward-looking statements, such as changes in the business environment. Actual future performance therefore may vary significantly from what is stated or implied in these statements.

The future projections contained in this document are based on the current business environment and the company's strategic direction as of the date of the presentation. Future projections may differ and are subject to changes depending on the market environment, strategy adjustments, and other factors.

The company and its executives shall not be held liable for any losses incurred as a result of references to this document including cases of negligence and other circumstances.

This document is not intended to solicit investment, share offerings, sales, purchases, subscriptions or any related activities. None of the content within this document should be considered as a basis for contractual agreements or investment decisions.



# Table of Contents

**Prologue** 

**Chapter 01** | Key Corporate Highlights

**Chapter 02** | Market Overview

**Chapter 03** | Growth Strategy

**Appendix** 







## Ola Market Overview (1) Exponential Growth in Data Transmission Volume Qualitas

## Increasing data exchange among various devices fueled by Advances in ICT Technology







## High-Speed Interconnect Technology?

High-Speed Transmission of Data in Vast Quantities

Source: Statista, Hyundai Motor Securities

#### [ Key Requirements of High-Speed Interconnect Technology ]



Low Power





Low Latency

**High Speed** 

Rapid Increase in Data Transmission

Volume Leading to

Inevitable Increase in Demand
for Interconnect Technology

<sup>※ 1)</sup> LLM: Large Language Model









## 02 Rising Semiconductor IP Industry (1) IP Business Structure

## The Semiconductor IP Industry reduces Costs and Time on SoC Development







## 02 Rising Semiconductor IP Industry

② Rapid and Sustained Growth in the Semiconductor IP Industry



Imbalance between demand and supply

Small Number of Semiconductor IP Suppliers Verified IP Mass Production Experience

Semiconductor IP Entry Barriers

Highly-Skilled Personnel and Steep
R&D Costs Required

Design Capability
for Advanced Process
Absolute Shortage of IP Suppliers
Capable of Cutting-edge Design Processes

**SUPPLY** 

Key Growth
Drivers of the
Semiconductor IP
Market

- Wider Applications

  Expanded Applications Enabled by ICT Technology Advancements
- Increase in Data
  Transmission Speeds
  Higher Transmission Speeds
  Required by Applications
- Growth in ASIC<sup>1)</sup> Demand
  Expansion of Semiconductor IP Customer
  Base Due to Higher AI Chip Demand

**DEMAND** 

## 03 Why Qualitas? (1) Corporate Identity



Qualitas

A Rising IP provider in High-end Interconnect Technology, a Key Infrastructure of the Semiconductor Industry



Technologies Powering Future Industries Including AI, Data Centers, and Self-Driving

#### **High-Speed Interface IP Licensing and Design Services**

High-Speed Interconnect Semiconductor Design Technology

**High-Speed Interconnect Technology Gaining Prominence in** the System Semiconductor Industry

- · Growth in the Foundry Industry Fueled by the Increase in SoC Demand Across Many Sectors
- · Emergence of Various ICT Technologies Including AI, Mobile, Self-Driving, and Displays

**Cutting-edge Semiconductor Process Design** and Testing Technology

**Established Track Record in the Development** and Mass Production of Cutting-Edge **Semiconductor Processes** 

- · Possession of Highly Reliable Design Methodology for Cutting-edge Semiconductor Processes
- · Difficulty Level of Cutting-edge FINFET<sup>1)</sup> Process Designs >>> Difficulty Level of Planar CMOS Process<sup>2)</sup> Designs



## 03 Why Qualitas? @ Early Foundry Ecosystem

Qualitas





## **Top-Class Technology**

7th Global Firm with 100G SERDES Circuit Design Technology

## **Global Partnership**

Key Interface IP Partner for Samsung Foundry

AA, A Ratings Acquired in Technical Evaluations

Total Interconnect Solution Provider Quairas SEMICONDUCTOR

## 152 Employees

Korea's Largest IP Vendor comprised of 84% R&D Workforce 186%

Three-Year CAGR of Revenues  $(2020 \sim 2022)$ 

Number of IP Licensing Agreements

Total Interconnect Solution Provider

# **Key Corporate Highlights**

01. Summary

02. Largest R&D Workforce in Korea's IP Industry

03. Mutual Growth with Key Clients

04. World-Class Technical Competitiveness

05. Diversification of IP Product Portfolio

06. Exponential Growth in the IP Industry





Qualitas

## **Ol Summary**

### **Unrivaled Position in the Domestic Interface IP Market Due to High Entry Barriers**

**Entry Barrier for New Players** 

**Proven Track Record of IP Mass Production** 

**High-Speed Interconnect** Design Technology

**Cutting-edge Semiconductor Process Design Technology** 

**Highly-Skilled Technical** Workforce









Lead Player in the High-Speed Interface **IP Market as a Key Partner of Samsung Electronics Foundry** 





## 02 Largest R&D Workforce in Korea's IP Industry

#### Qualitas

#### **Best High-Speed Interface IP Team in Korea**



128 R&D Personnel of 152 in Total Workforce

44 of 128 R&D Personnel Hold Master's Degree or Higher





#### Pyungsu Han

Executive Director, CTO, Ph.D.

- · Head of Research
- · Yonsei University (Ph.D.)
- · LG Electronics



13

**Employees** 

**23** 



#### Ilhyun Kyung

Managing Director

- · Head of Business
- · Inha University · Wellang

Wellang



#### Seunghwan Yu

Director, CFO

- · Finance Management, Sogang University
- · EY Hanyoung
- · Hanwha Investment & Securities





#### **Application Engineering Team**

#### **Kwangchun Choi** Executive Director Ph.D.

- Yonsei University (Ph.D.)
- Samsung Electronics

#### Optical Interconnect Development Team

Jaeyoung Kim Managing Director, Ph.D.

· Yonsei University (Ph.D.)

NTT, Rohm



ROHM



#### **SERDES IP Development Team** Chankyung Seong

Managing Director, Ph.D.

Yonsei University (Ph.D.)

· Samsung Electronics



#### **SAMSUNG**



Pukyong National University (M.S.) Employees DB HiTek, LX Semicon





#### Controller IP Development Team Jaechul Lee

Managing Director, M.S.

· Korea University (M.S.) Samsung Electronics, DB HiTek

#### Display IP Development Team

SAMSUNG

Yonghyun Park Director, M.S.

- · Sogang University (M.S.)
- · LG Electronics













**LG Electronics** 

# Qualitas

## 04 World-Class Technical Competitiveness

#### **Top-Tier Global Position Through the Development of 100G SERDES and PCIe 6.0 PHY**



**Secured Key Technologies in Semiconductor IP** 

Semiconductor Design Technology for High-Speed Interconnect Cutting-edge Semiconductor Process Design and Testing Technology Infrastructure Technology for Semiconductor IP Commercialization





PCIe 6.0 PHY IP

**World's Seventh Developer** 

**Scalability to Meet Most Existing Standards** 



# Qualitas

## **O5 Diversification of IP Product Portfolio**

## Market Lead and Mass Production Track Record Established in Various High-Speed Interface IP Sectors

#### IPs by Application



## **Competitive Advantage in Qulitas Semiconductor IP**

| Category                 | MIPI<br>(Mobile Industry Processor Interface)                              | PCIe / SERDES (Peripheral Component Interconnect Express)                       | Display Chipset                                             |
|--------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|
| IP Type                  | D-PHY, C-PHY, Controller                                                   | PCIe 4.0 PHY, SERDES, PCIe 6.0 PHY                                              | eDP RX PHY, eDP TX PHY, Intra panel                         |
| Characteristics          | Increasing Demand for Interface IP in Cutting-edge Semiconductor Processes | Growing Need for Applications in AI, Self-Driving and Other Advanced Industries | Growing Demand for Display<br>Miniaturization Processes     |
| Production Status        | D-PHY, D-PHY/C-PHY Combo PHY                                               | PCIe 4.0 PHY                                                                    | eDP RX PHY, Intra-Panel Interface TX PHY                    |
| Competitive<br>Advantage | Multiple Mass Production Track Record in Samsung Foundry                   | The World's Seventh PCIe 6.0 PHY<br>Under Development                           | Strengthened Market Position<br>Through FinFET Process Lead |



## 06 Exponential Growth in the IP Industry

## **IP Business Characterized by "3 Highs"**

#### **IP Business Characteristics**

#### "High" Demand

Sustained Growth in Demand Due to Limited Availability of Verified IP Vendors



### "High" Growth

Rapid External Growth Through Reuse After Building an IP Portfolio



## "High" Profits

High Profitability Structure **Enabled by Increasing Demand** for Cutting-edge Processes and High Value-Added IP





Based on Annual Reports from

<sup>\*</sup> Total Market Capitalization as of Aug. 17,2023

Total Interconnect Solution Provider

## Market Overview

- 01. Expansion of the Global Semiconductor IP Market
- 02. Interface IP: Essential infrastructure in Semiconductor IP







## **Expansion of the Global Semiconductor IP Market**

## **Growth of Downstream Industry + Development of ICT** = Simultaneous Growth in Semiconductor IP Quantity and Price

#### Factors Increasing Semiconductor IP Price



#### SoC development cost for semiconductor process

(Unit: \$M)



#### ※ Source: IBS (International business strategies)

#### • Factors Increasing Demand for Semiconductor IP



#### Global Semiconductor IP Market Outlook



Source: IPnest (May 2022), Press Clipping

## 02 Interface IP: Essential infrastructure in Semiconductor IP

Qualitas

#### Favorable Environment as Increased Demand in Interface IPs





#### **Factors Increasing Demand for Semiconductor IP**



#### **Advance in Downstream Industry**

Increased data processing speed for mobile, AI, and autonomous driving etc.



#### **Maximization of Energy Efficiency**

Low energy consumption required for mobile devices and data centers among others



#### **Advance of the Processing Technology**

As chips' integrity level increased, types and units of IPs needed also increased

Total Interconnect Solution Provider

# 03

# **Growth Strategy**

- 01. Summary
- 02. Expansion of IP Portfolio for High-Speed Interface Solutions
- 03. Entering the High Value-Added IP Market
- 04. Preemptive Strategy Establishment to Secure Customers
- 05. Financial Projection







### **Leader in High-Speed Interconnect Technology**



#### **Entering the High Value-added IP Mkt.**

- · Preemptive development of future-oriented core technologies including UCle and Pcle 6.0
- · Providing a total solution for interconnects that combines IP + SoC + modules

#### **Strengthening Mkt. Dominance**

- · Expansion of existing IP processes and implementation of next-generation standards
- · Expansion of the scope of customers based on a rich history of mass IP production

#### **Growth of System Semiconductor** and Foundry Industry

- · Exponential increase in demand for Interface IP
- · Rising development costs for cutting-edge semiconductor processing

## 02 Expansion of IP Portfolio for Ultra High-Speed Interface Solutions

Qualitas

## **IP Portfolio Accommodating Advanced Process Nodes & Implementing Next-Generation Standards**





#### 03 Entering the High Value-Added IP Market 1 Next-Gen Interface IP: PCIe 6.0 & UCIe Qualitas

## **Strengthen Competitiveness for Market Dominance by Preemptively Securing Next-Generation IP Products**

#### PCIe 6.0 PHY IP

- · Highly versatile IP used in all fields
- · Average contract price: 2x of existing products (PCIe 4.0)

An integration of the cutting-edge interconnect technology

#### **UCIe PHY IP**

- · One of the most widely used IP standards along with HBMs
- · Super high pricing is projected

Aiming to become the first company to commercialize the tech in Korea







<sup>\*</sup> Source: "IPnest Forecast Interface IP Category Growth to \$2.5B in 2025", IPnest

<sup>\* 1)</sup> CXL: Technology built on the PCIe physical layer, providing low-latency & high-speed interconnect between CPUs and devices, utilizing the PCIe PHY standard 2) UCIe (Universal Chiplet Interconnect Express)



## 03 Entering the High Value-Added IP Market @ PCle 6.0: Next-Gen Interface IP Qualitas

### **Qualitas is the Greatest Beneficiary of the Next Generation Interface Overcoming the Limitations of Existing Interfaces**





## 03 Entering the High Value-Added IP Market @ PCle 6.0: Penetration Strategy Qualitae

# Dominate the High Value-Added IP Market by Securing Compatibility with the Rapidly Emerging CXL

(Unit: \$M)

#### **OCXL Interface IP's Market Size**

Samsung Electronics develops "CXL 2.0 DRAM", a next-generation memory... The first in the industry

Money S (May 15, 2023)

Chat GPT isn't a challenge to us... CXL-based largescale AI acceleration system has been launched Seoul Economy Daily (Apr. 28, 2023)

131 2022 2029(E)





## 03 Entering the High Value-Added IP Market @ UCle: Chiplet

# Increase in Data Transmission + Advance of ICT Technology = Exponential Increase in Chiplet Demand



# • Chiplet's market size by year (Unit: SB) 99 10x Growth is Projected 57 in the Next 10 Years 5.8

2024(E)

Source: Omdia

2035(E)

## 03 Entering the High Value-Added IP Market @ UCle: Penetration Strategy

#### Qualitas

## **Dominating the Market by Preemptively Developing Marketable Technology**







## 04 Preemptive Strategy Establishment to Secure Customers

#### Qualitas

#### Strengthen marketing capabilities for increasing end-customers in all area





#### **Customer-base expansion plan**





